## **Functional Description**

Multiplexer: The device contains a 16-channel single-ended analog signal multiplexer. A particular input channel is selected by using the address decoder. Table I shows the input states for the address line and the expansion control line to select any channel. The address is latched into the decoder on the low-to-high transition of the address latch enable signal.

TABLE

| SELECTED<br>ANALOG CHANNEL | ADDRESS LINE |   |   |   | EXPANSION |
|----------------------------|--------------|---|---|---|-----------|
|                            | D            | С | В | Α | CONTROL   |
| INO                        | L            | L | L | L | Н         |
| IN1                        | L            | L | L | Н | Н         |
| IN2                        | L            | L | Н | L | Н         |
| IN3                        | L            | L | Н | Н | Н         |
| IN4                        | L            | Н | L | L | Н         |
| IN5                        | FLE          | Н | L | Н | Н 102     |
| IN6                        | L            | Н | Н | L | Н         |
| IN7                        | L            | Н | Н | Н | Н         |
| IN8                        | Н            | L | L | L | Н         |
| IN9                        | Н            | L | L | Н | Н         |
| IN10                       | Н            | L | Н | L | Н         |
| IN11                       | Н            | L | Н | Н | Н         |
| IN12                       | Н            | Н | L | L | Н         |
| IN13                       | Н            | Н | L | Н | Н         |
| IN14                       | Н            | Н | Н | L | Н         |
| IN15                       | Н            | Н | Н | Н | Н         |
| All Channels OFF           | X            | X | X | X | ale L anu |

X = don't care

Additional single-ended analog signals can be multiplexed to the A/D converter by disabling all the multiplexer inputs using the expansion control. The additional external signals are connected to the comparator input and the device ground. Additional signal conditioning (i.e., prescaling, sample and hold, instrumentation amplification, etc.) may also be added between the analog input signal and the comparator input.

## **CONVERTER CHARACTERISTICS**

## The Converter

The heart of this single chip data acquisition system is its 8-bit analog-to-digital converter. The converter is designed to give fast, accurate, and repeatable conversions over a wide range of temperatures. The converter is partitioned into 3 major sections: the 256R ladder network, the successive approximation register, and the comparator. The converter's digital outputs are positive true.

The 256R ladder network approach (Figure 1) was chosen over the conventional R/2R ladder because of its inherent monotonicity, which guarantees no missing digital codes. Monotonicity is particularly important in closed loop feedback control systems. A non-monotonic relationship can cause oscillations that will be catastrophic for the system. Additionally, the 256R network does not cause load variations on the reference voltage.

The bottom resistor and the top resistor of the ladder network in *Figure 1* are not the same value as the remainder of the network. The difference in these resistors causes the output characteristic to be symmetrical with the zero and full-scale points of the transfer curve. The first output transition occurs when the analog signal has reached + 1/2 LSB and succeeding output transitions occur every 1 LSB later up to full-scale.



FIGURE 1. Resistor Ladder and Switch Tree